хомяк убийца
Quiz by , created more than 1 year ago

God Philosophy Quiz on CSA (Your Christmas Gift), created by хомяк убийца on 23/03/2019.

314
6
0
хомяк убийца
Created by хомяк убийца over 5 years ago
Close

CSA (Your Christmas Gift)

Question 1 of 49

1

Operations performed by a processor, such as fetching an instruction, decoding the instruction, performing an arithmetic operation, and so on, are governed by:

Select one of the following:

  • a system clock

  • a system processor

  • a clock processor

  • a processor

  • a clock

Explanation

Question 2 of 49

1

Typically all operations performed by a processor begin with the:

Select one of the following:

  • pulse of the clock

  • pulse of the processor

  • it begins by itself

  • both of clock and processor pulse

  • none of the above

Explanation

Question 3 of 49

1

The time between pulses called?

Select one of the following:

  • clock speed

  • clock rate

  • cycle time

  • clock cycle

  • cycle rate

Explanation

Question 4 of 49

1

Typically, clock signals are generated by a ______, which generates a constant signal wave while power is applied.

Select one of the following:

  • quartz crystal

  • calcium crystal

  • zinc crystal

  • mercury crystal

  • radium crystal

Explanation

Question 5 of 49

1

A processor is driven by a clock with a constant frequency f or, equivalently, a constant cycle time t, where t = 1/f:

Select one of the following:

  • Instruction execution rate

  • Instruction execution cycle

  • Instruction execution time

  • Instruction execution period

  • None of the above

Explanation

Question 6 of 49

1

Average cycles per instruction of a program called:

Select one of the following:

  • CPU

  • Clock cycle time

  • CPI

  • Clock rate

  • CPE

Explanation

Question 7 of 49

1

__ is a collection of programs, defined in a high-level language, that together attempt to provide a representative test of a computer in a particular application or system programming area.

Select one of the following:

  • A benchmark suite

  • A performance suite

  • A IDE suite

  • A MIPS suite

  • None of the above

Explanation

Question 8 of 49

1

Measures such as MIPS and MFLOPS have proven adequate to evaluating the performance of processors

Select one of the following:

  • True
  • False

Explanation

Question 9 of 49

1

SPEC Benchmarks, which evaluates the performance of World Wide Web (WWW) servers:

Select one of the following:

  • SPECjvm98

  • SPECjbb2000

  • SPECweb99

  • SPECmail2001

  • all of the above

Explanation

Question 10 of 49

1

SPEC Benchmarks, which intended to evaluate performance of the combined hardware and software aspects of the Java Virtual Machine (JVM) client platform:

Select one of the following:

  • SPECjvm98

  • SPECjbb2000

  • SPECweb99

  • SPECmail2001

  • all of the above

Explanation

Question 11 of 49

1

SPEC Benchmarks, which for evaluating server-side Java-based electronic commerce applications:

Select one of the following:

  • SPECjvm98

  • SPECjbb2000

  • SPECweb99

  • SPECmail2001

  • all of the above

Explanation

Question 12 of 49

1

SPEC Benchmarks, which designed to measure a system’s performance acting as a mail server

Select one of the following:

  • SPECjvm98

  • SPECjbb2000

  • SPECweb99

  • SPECmail2001

  • all of the above

Explanation

Question 13 of 49

1

ENIAC stands for:

Select one of the following:

  • Electronic Numerical Integrator and Computer

  • Electronic Nuclear Integrator and Computer

  • Encapsulation Numerical Integrator and Commerce

  • Encapsulation Numerical Integrator and Computer

  • Electronic Numerical Integer and Computer

Explanation

Question 14 of 49

1

The general structure of the IAS computer:

Select one of the following:

  • main memory

  • arithmetic and logic unit

  • control unit

  • Input/output equipment

  • all of the above

Explanation

Question 15 of 49

1

Contains a word to be stored in memory or sent to the I/O unit, or is used to receive a word from memory or from the I/O unit

Select one of the following:

  • Memory buffer register (MBR)

  • Memory address register (MAR)

  • Instruction register (IR)

  • Instruction buffer register (IBR)

  • Program counter (PC)

Explanation

Question 16 of 49

1

Specifies the address in memory of the word to be written from or read into the MBR

Select one of the following:

  • Memory buffer register (MBR)

  • Memory address register (MAR)

  • Instruction register (IR)

  • Instruction buffer register (IBR)

  • Program counter (PC)

Explanation

Question 17 of 49

1

Contains the 8-bit opcode instruction being executed.

Select one of the following:

  • Memory buffer register (MBR)

  • Memory address register (MAR)

  • Instruction register (IR)

  • Instruction buffer register (IBR)

  • Program counter (PC)

Explanation

Question 18 of 49

1

Employed to hold temporarily the right-hand instruction from a word in memory

Select one of the following:

  • Memory buffer register (MBR)

  • Memory address register (MAR)

  • Instruction register (IR)

  • Instruction buffer register (IBR)

  • Program counter (PC)

Explanation

Question 19 of 49

1

Contains the address of the next instruction pair to be fetched from memory.

Select one of the following:

  • Memory buffer register (MBR)

  • Memory address register (MAR)

  • Instruction register (IR)

  • Instruction buffer register (IBR)

  • Program counter (PC)

Explanation

Question 20 of 49

1

Transistor is a solid-state device, made from silicon

Select one of the following:

  • True
  • False

Explanation

Question 21 of 49

1

The use of the _______ defines the second generation of computers.

Select one of the following:

  • Vacuum tube

  • Transistor

  • Small- and medium-scale integration

  • Large-scale integration

  • Very-large-scale integration

Explanation

Question 22 of 49

1

The use of the _______ defines the first generation of computers.

Select one of the following:

  • Vacuum tube

  • Transistor

  • Small- and medium-scale integration

  • Large-scale integration

  • Very-large-scale integration

Explanation

Question 23 of 49

1

The use of the ________ defines the third generation of computers.

Select one of the following:

  • Vacuum tube

  • Transistor

  • Small- and medium-scale integration

  • Large-scale integration

  • Very-large-scale integration

Explanation

Question 24 of 49

1

The use of the _________ defines the fourth generation of computers.

Select one of the following:

  • Vacuum tube

  • Transistor

  • Small- and medium-scale integration

  • Large-scale integration

  • Very-large-scale integration

Explanation

Question 25 of 49

1

The use of the _________ defines the fifth generation of computers.

Select one of the following:

  • Vacuum tube

  • Transistor

  • Small- and medium-scale integration

  • Large-scale integration

  • Very-large-scale integration

Explanation

Question 26 of 49

1

Moore’s law: “The cost of a chip has remained virtually unchanged during this period of rapid growth in density. This means that the cost of computer logic and memory circuitry has increasing at a dramatic

Select one of the following:

  • True
  • False

Explanation

Question 27 of 49

1

Moore’s law: “Because logic and memory elements are placed closer together on more densely packed chips, the electrical path length is shortened, decreasing operating speed”

Select one of the following:

  • True
  • False

Explanation

Question 28 of 49

1

Moore’s law: “The computer becomes smaller, making it more convenient to place in a variety of environments”

Select one of the following:

  • True
  • False

Explanation

Question 29 of 49

1

Moore’s law: “There is a reduction in power and cooling requirements”

Select one of the following:

  • True
  • False

Explanation

Question 30 of 49

1

Moore’s law: “The interconnections on the integrated circuit are much more reliable than solder connections. With less circuitry on each chip, there are fewer interchip connections”

Select one of the following:

  • True
  • False

Explanation

Question 31 of 49

1

When Intel was developed its 4004, it is the first chip to contain all of the components of a CPU on a single chip, later known as Microprocessor

Select one of the following:

  • 1973

  • 1971

  • 1972

  • 1974

  • 1970

Explanation

Question 32 of 49

1

Processor can simultaneously work on multiple instructions. How this technique called?

Select one of the following:

  • Branch prediction

  • Pipelining

  • Data flow analysis

  • Speculative execution

  • None of the above

Explanation

Question 33 of 49

1

The processor looks ahead in the instruction code fetched from memory and predicts which branches, or groups of instructions, are likely to be processed next

Select one of the following:

  • Branch prediction

  • Pipelining

  • Data flow analysis

  • Speculative execution

  • None of the above

Explanation

Question 34 of 49

1

The processor analyzes which instructions are dependent on each other’s results, or data, to create an optimized schedule of instructions

Select one of the following:

  • Branch prediction

  • Pipelining

  • Data flow analysis

  • Speculative execution

  • None of the above

Explanation

Question 35 of 49

1

This enables the processor to keep its execution engines as busy as possible by executing instructions that are likely to be needed

Select one of the following:

  • Branch prediction

  • Pipelining

  • Data flow analysis

  • None of the above

  • Speculative execution

Explanation

Question 36 of 49

1

The “natural” unit of organization of memory

Select one of the following:

  • Word

  • Addressable units

  • Unit of transfer

  • Sequential access

  • Direct access

Explanation

Question 37 of 49

1

For main memory, this is the number of bits read out of or written into memory at a time

Select one of the following:

  • Word

  • Addressable units

  • Unit of transfer

  • Sequential access

  • Direct access

Explanation

Question 38 of 49

1

Memory is organized into units of data, called records; access must be made in a specific linear sequence

Select one of the following:

  • Word

  • Addressable units

  • Unit of transfer

  • Sequential access

  • Direct access

Explanation

Question 39 of 49

1

For random-access memory, this is the time it takes to perform a read or write operation

Select one of the following:

  • Access time

  • Memory cycle time

  • Transfer rate

  • Performance

  • All of the above

Explanation

Question 40 of 49

1

The L2 cache is slower and typically larger than the L1 cache, and the L3 cache is slower and typically larger than the L2 cache

Select one of the following:

  • True
  • False

Explanation

Question 41 of 49

1

The L2 cache is faster and typically larger than the L1 cache, and the L3 cache is slower and typically larger than the L2 cache

Select one of the following:

  • True
  • False

Explanation

Question 42 of 49

1

Additional hardware is used to ensure that all updates to main memory via cache are reflected in all caches

Select one of the following:

  • Bus watching with write through

  • Hardware transparency

  • Noncacheable memory

  • Software transparency

  • None of the above

Explanation

Question 43 of 49

1

Each cache controller monitors the address lines to detect write operations to memory by other bus masters

Select one of the following:

  • Bus watching with write through

  • Hardware transparency

  • Noncacheable memory

  • Software transparency

  • None of the above

Explanation

Question 44 of 49

1

Only a portion of main memory is shared by more than one processor, and this is designated as:

Select one of the following:

  • Bus watching with write through

  • Hardware transparency

  • Noncacheable memory

  • Software transparency

  • None of the above

Explanation

Question 45 of 49

1

Larger blocks increase the number of blocks that fit into a cache; because each block fetch overwrites older cache contents, a small number of blocks results in data being overwritten shortly after they are fetched

Select one of the following:

  • True
  • False

Explanation

Question 46 of 49

1

A state in which data requested for processing by a component or application is found in the cache memory

Select one of the following:

  • cache hit

  • cache miss

  • cache overwrites

  • cache set

  • cache access time

Explanation

Question 47 of 49

1

The basic element of a semiconductor memory is:

Select one of the following:

  • memory cell

  • cache memory

  • RAM

  • DRAM

  • None of the above

Explanation

Question 48 of 49

1

RAID stands for

Select one of the following:

  • Random Access Integral Disk

  • Redundant Access Integral Disk

  • Random Array Independent Disk

  • Redundant Array Independent Disk

  • Redundant Access Independent Disk

Explanation

Question 49 of 49

1

Data are recorded on and later retrieved from the disk via a conducting coil named the tail

Select one of the following:

  • True
  • False

Explanation